Marvell Technology Logo

Marvell Technology

Design Verification Senior Principal Engineer

Posted 15 Days Ago
Be an Early Applicant
In-Office
Bangalore, Bengaluru Urban, Karnataka
Expert/Leader
In-Office
Bangalore, Bengaluru Urban, Karnataka
Expert/Leader
Lead the Design Verification team, manage SoC DV execution and process improvements, coordinate with cross-functional teams, and develop test plans using UVM and C.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

- Be part of the Design Verification team in DCE - CCS
- Lead End-to-End SoC DV execution and sign-off
- Define and drive improvements in DV processes for efficient and high-quality execution
- Collaborate with IP, Subsystem, and SoC teams on test plan creation, testbench architecture, and milestone reviews
- Work closely with Design and DV teams across IP, Subsystem, and SoC levels for test plan - development, execution, debug, coverage closure, and gate-level simulations
- Coordinate with cross-functional teams including Architecture, Chip Lead, Emulation, and Program Management to drive SoC-level DV execution
- Partner with Silicon bring-up and Firmware teams to support post-silicon validation and bring-up activities
- Own and debug simulation failures to identify and resolve root causes
- Architect and implement simulation testbenches using UVM & C.
- Develop and execute test plans to verify design correctness and performance
- Collaborate with logic designers for thorough verification coverage and closure

What You Can Expect

- Lead End-to-End SoC DV execution and sign-off
- Define and drive improvements in DV processes for efficient and high-quality execution
- Collaborate with IP, Subsystem, and SoC teams on test plan creation, testbench architecture, and milestone reviews
- Work closely with Design and DV teams across IP, Subsystem, and SoC levels for test plan - development, execution, debug, coverage closure, and gate-level simulations
- Coordinate with cross-functional teams including Architecture, Chip Lead, Emulation, and Program Management to drive SoC-level DV execution
- Partner with Silicon bring-up and Firmware teams to support post-silicon validation and bring-up activities
- Own and debug simulation failures to identify and resolve root causes
- Architect and implement simulation testbenches using UVM & C.
- Develop and execute test plans to verify design correctness and performance
- Collaborate with logic designers for thorough verification coverage and closure

What We're Looking For

Technical Expertise:
- Must have experience in SOC/Subsys/IP level verification of ARM-based SOC and experience in ARM boot sequences
- Must have knowledge of ARM architecture and AMBA bus standards like AXI-4, CHI and ACE.
- Experience with industry standard interfaces such as DDR, HBM, PCIE, Ethernet and USB.
- Experience coding UVM SOC/Subsys/block level testbenches, BFM, scoreboards, monitors, etc.
- Proficient in writing and debugging tests in UVM as well as C.
- Exposure to Cadence, Synopsys, Mentor and/or ARM verification tools.
- Experience with assertion-based formal verification tools.
- Proficient in programming in scripting languages such as tcl and Perl.
- Understanding of hardware emulation support.
- Familiarity with TLMs in SystemC.
- Experience in Version tools like CVS, SVN, GIT etc

Qualification & Experience:

- Bachelor’s degree in CS/EE with 20+ years of relevant experience, or Master’s degree in CS/EE with 18+ years of relevant experience
- Strong background in IP, Subsystem and SoC verification, including methodology and testbench development
- Experienced in Leading a team of 6+ engineers & leads

Additional Compensation and Benefit Elements

With competitive compensation and great benefits, you will enjoy our workstyle within an environment of shared collaboration, transparency, and inclusivity. We’re dedicated to giving our people the tools and resources they need to succeed in doing work that matters, and to grow and develop with us. For additional information on what it’s like to work at Marvell, visit our Careers page.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Interview Integrity
 

As part of our commitment to fair and authentic hiring practices, we ask that candidates do not use AI tools (e.g., transcription apps, real-time answer generators like ChatGPT, CoPilot, or note-taking bots) during interviews.
 
Our interviews are designed to assess your personal experience, thought process, and communication skills in real-time. If a candidate uses such tools during an interview, they will be disqualified from the hiring process.

This position may require access to technology and/or software subject to U.S. export control laws and regulations, including the Export Administration Regulations (EAR). As such, applicants must be eligible to access export-controlled information as defined under applicable law. Marvell may be required to obtain export licensing approval from the U.S. Department of Commerce and/or the U.S. Department of State. Except for U.S. citizens, lawful permanent residents, or protected individuals as defined by 8 U.S.C. 1324b(a)(3), all applicants may be subject to an export license review process prior to employment.

#LI-CP1

Top Skills

Ace
Arm
Axi-4
C
Cadence
Chi
Cvs
Ddr
Ethernet
Git
Hbm
Mentor
Pcie
Perl)
Scripting Languages (Tcl
Svn
Synopsys
Tlms In Systemc
Usb
Uvm

Similar Jobs

19 Days Ago
In-Office
Bangalore, Bengaluru Urban, Karnataka, IND
Expert/Leader
Expert/Leader
Semiconductor
Lead end-to-end System-on-Chip design verification execution, define improvements in processes, collaborate with cross-functional teams, and resolve simulation failures.
Top Skills: AceAmbaArmArm Verification ToolsAssertion-Based Formal Verification ToolsAxi-4CCadenceChiCvsDdrEthernetGitHbmMentorPciePerlSvnSynopsysTclUsbUvm
48 Minutes Ago
Hybrid
Bengaluru, Karnataka, IND
Entry level
Entry level
Big Data • Fintech • Information Technology • Business Intelligence • Financial Services • Cybersecurity • Big Data Analytics
As a Java Developer, you will work with technologies including core java, J2EE, and Spark, in a hybrid work environment.
Top Skills: Core JavaJ2EeSpark
3 Hours Ago
Remote or Hybrid
KA, IND
Senior level
Senior level
Cloud • Computer Vision • Information Technology • Sales • Security • Cybersecurity
The ITAM Analyst will manage the lifecycle of corporate-owned IT assets, promote IT asset management strategies, analyze asset impact, and collaborate with procurement for cost-effective terms.
Top Skills: IaitamItilServicenowSoftware Asset Management

What you need to know about the Pune Tech Scene

Once a far-out concept, AI is now a tangible force reshaping industries and economies worldwide. While its adoption will automate some roles, AI has created more jobs than it has displaced, with an expected 97 million new roles to be created in the coming years. This is especially true in cities like Pune, which is emerging as a hub for companies eager to leverage this technology to develop solutions that simplify and improve lives in sectors such as education, healthcare, finance, e-commerce and more.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account